- RS品番:
- 188-2582
- メーカー型番:
- W971GG8SB25I
- メーカー/ブランド名:
- Winbond
取扱終了
- RS品番:
- 188-2582
- メーカー型番:
- W971GG8SB25I
- メーカー/ブランド名:
- Winbond
データシート
その他
詳細情報
Power Supply: VDD, VDDQ = 1.8 V ± 0.1 V
Double Data Rate architecture: two data transfers per clock cycle
CAS Latency: 3, 4, 5, 6 and 7
Burst Length: 4 and 8
Bi-directional, differential data strobes (DQS and DQS) are transmitted / received with data
Edge-aligned with Read data and center-aligned with Write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CLK and CLK)
Data masks (DM) for write data
Commands entered on each positive CLK edge, data and data mask are referenced to both edges of DQS
Posted CAS programmable additive latency supported to make command and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality
Auto-precharge operation for read and write bursts
Auto Refresh and Self Refresh modes
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = Read Latency - 1 (WL = RL - 1)
Interface: SSTL_18
Packaged in WBGA 60 Ball (8x12.5 mm2), using Lead free materials.
Double Data Rate architecture: two data transfers per clock cycle
CAS Latency: 3, 4, 5, 6 and 7
Burst Length: 4 and 8
Bi-directional, differential data strobes (DQS and DQS) are transmitted / received with data
Edge-aligned with Read data and center-aligned with Write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CLK and CLK)
Data masks (DM) for write data
Commands entered on each positive CLK edge, data and data mask are referenced to both edges of DQS
Posted CAS programmable additive latency supported to make command and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality
Auto-precharge operation for read and write bursts
Auto Refresh and Self Refresh modes
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = Read Latency - 1 (WL = RL - 1)
Interface: SSTL_18
Packaged in WBGA 60 Ball (8x12.5 mm2), using Lead free materials.
仕様
特性 | |
---|---|
メモリサイズ | 1Gbit |
構成 | 128M x 8 bit |
1ワード当たりのビット数 | 8bit |
ワード数 | 128M |
実装タイプ | 表面実装 |
パッケージタイプ | WBGA |
ピン数 | 60 |
寸法 | 12.6 x 8.1 x 0.6mm |
高さ | 0.6mm |
長さ | 12.6mm |
動作供給電圧 Max | 1.9 V |
動作供給電圧 Min | 1.7 V |
動作温度 Max | +95 °C |
動作温度 Min | -40 °C |
幅 | 8.1mm |